## intersil.

## High-Speed USB 2.0 (480Mbps) DPST Switch with Overvoltage Protection (OVP)

## ISL54228

The Intersil ISL54228 is a single supply, dual SPST (Single Pole/Single Throw) switch that is configured as a DPST. It can operate from a single 2.7 V to 5.25 V supply. The part was designed for switching or isolating a USB high-speed source or a USB high-speed and full-speed source in portable battery powered products.
The $3.5 \Omega$ SPST switches were specifically designed to pass USB full speed and USB high speed data signals. They have high bandwidth and low capacitance to pass USB high speed data signals with minimal distortion. The device has two logic control pins (OE and LP) to control the SPST switches.

The ISL54228 has OVP detection circuitry on the COM pins to open the SPST switches when the voltage at these pins exceeds 3.8 V or goes negative by -0.45 V . It isolates fault voltages up to +5.25 V or down to -5 V from getting passed to the other-side of the switch, thereby protecting the USB down-stream transceiver.
The ISL54228 is available in 8 Ld $1.2 \mathrm{~mm} \times 1.4 \mathrm{~mm}$ $\mu$ TQFN and 8 Ld $2 m m \times 2 \mathrm{~mm}$ TDFN packages. It operates over a temperature range of $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$.

## Features

- High-Speed (480Mbps) and Full-Speed (12Mbps) Signaling Capability per USB 2.0
- 1.8 V Logic Compatible (2.7V to +3.6 V Supply)
- Low Power State
- Power OFF Protection
- COM Pins Overvoltage Detection and Protection for +5.25 V and -5 V Fault Voltages
- -3dB Frequency . . . . . . . . . . . . . . . . . . 790 MHz
- Low ON Capacitance @ 240MHz . . . . . . . . . . 2pF
- Low ON-Resistance. . . . . . . . . . . . . . . . . $3.5 \Omega$
- Single Supply Operation (VDD) . . . . 2.7V to 5.25 V
- Available in $\mu$ TQFN and TDFN Packages
- Pb-Free (RoHS Compliant)
- Compliant with USB 2.0 Short Circuit and Overvoltage Requirements Without Additional External Components


## Applications* (see page 15)

- MP3 and other Personal Media Players
- Cellular/Mobile Phones, PDA's
- Digital Cameras and Camcorders
- USB Switching

Typical Application


## USB 2.0 HS Eye Pattern with Switches in the Signal Path



TIME SCALE (0.2ns/DIV)

## Pin Configurations

ISL54228
( 8 LD 1.2×1.4 $\mu$ TQFN) TOP VIEW


ISL54228
( 8 LD 2x2 TDFN)
TOP VIEW


NOTE: Switches Shown for OE = Logic "0".

## Pin Descriptions

| $\boldsymbol{\mu T Q F N}$ | TDFN | PIN NAME | DESCRIPTION |
| :---: | :---: | :---: | :--- |
| 4 | 1 | LP | Low Power Input |
| 5 | 2 | D+ | USB Data Port |
| 6 | 3 | COM + | USB Data Port |
| 7 | 4 | GND | Ground Connection |
| 8 | 5 | COM- | USB Data Port |
| 1 | 6 | D- | USB Data Port |
| 2 | 7 | OE | Switch Enable |
| 3 | 8 | VDD | Power Supply |
| - | PD | PD | Thermal Pad. Tie to Ground or Float |

## Truth Table

| INPUT |  | OUTPUT |  |  |
| :---: | :---: | :---: | :---: | :--- |
| SIGNAL AT COM PINS | LP | OE | D-, D+ | STATE |
| OV to 3.6V | 0 | 0 | OFF | Normal |
| OV to 3.6V | 0 | 1 | ON | Normal |
| OV to 3.6V | 1 | 0 | OFF | Low Power |
| OV to 3.6V | 1 | 1 | ON | Normal |
| Overvoltage Range | 0 | 0 | OFF | OVP |
| Overvoltage Range | 0 | 1 | OFF | OVP |
| Overvoltage Range | 1 | 0 | OFF | Neg OVP <br> Limited Positive OVP <br> No Persistence Checking <br> Low Power |
| Overvoltage Range | 1 | 1 | OFF | OVP |

NOTE: Logic " 0 " when $\leq 0.5 \mathrm{~V}$, Logic " 1 " when $\geq 1.4 \mathrm{~V}$ with a 2.7 V to 3.6 V Supply.

TABLE 1. USB - OVP POSSIBLE SITUATIONS AND TRIP POINT VOLTAGE

|  |  |  |  | TRIP POINT |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| CODEC SUPPLY | SWITCH SUPPLY (VDD) | COMS SHORTED TO | PROTECTED | MIN | MAX |
| 2.7 V to 3.3 V | 2.7 V to 5.25 V | VBUS | Yes | 3.62 V | 3.95 V |
| 2.7 V to 3.3 V | 2.7 V to 5.25 V | -5 V | Yes | -0.6 V | -0.29 V |

## Ordering Information

| PART NUMBER | PART MARKING | TEMP. RANGE ( ${ }^{\circ} \mathrm{C}$ ) | PACKAGE (Pb-Free) | PKG. DWG. \# |
| :---: | :---: | :---: | :---: | :---: |
| ISL54228IRUZ-T (Note 1, 3) | U6 | -40 to +85 | 8 Ld 1.2mmx $1.4 \mathrm{~mm} \mu$ TQFN (Tape and Reel) | L8.1.4×1.2 |
| ISL54228IRUZ-T7A (Note 1, 3) | U6 | -40 to +85 | $8 \mathrm{Ld} 1.2 \mathrm{mmx1.4mm} \mu$ TQFN (Tape and Reel) | L8.1.4×1.2 |
| ISL54228IRTZ-T (Note 1, 2) | 228 | -40 to +85 | 8 Ld $2 \mathrm{~mm} \times 2 \mathrm{~mm}$ TDFN (Tape and Reel) | L8.2x2C |
| ISL54228IRTZ-T7A (Note 1, 2) | 228 | -40 to +85 | 8 Ld 2mmx2mm TDFN (Tape and Reel) | L8.2x2C |
| ISL54228IRUZEVAL1Z | Evaluation Board |  |  |  |

NOTES:

1. Please refer to $\overline{T B 347}$ for details on reel specifications.
2. These Intersil Pb -free plastic packaged products employ special Pb -free material sets, molding compounds/die attach materials, and $100 \%$ matte tin plate plus anneal (e3 termination finish, which is RoHS compliant and compatible with both SnPb and Pb -free soldering operations). Intersil Pb -free products are MSL classified at Pb -free peak reflow temperatures that meet or exceed the Pb -free requirements of IPC/JEDEC J STD-020.
3. These Intersil Pb -free plastic packaged products employ special Pb -free material sets; molding compounds/die attach materials and NiPdAu plate - e4 termination finish, which is RoHS compliant and compatible with both SnPb and $\mathrm{Pb}-$ free soldering operations. Intersil Pb -free products are MSL classified at Pb -free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020.
4. For Moisture Sensitivity Level (MSL), please see device information page for ISL54228. For more information on MSL please see techbrief TB363.

| Absolute Maximum Ratings |
| :---: |
| VDD to GND . . . . . . . . . . . . . . . . . . . . . . . -0.3V to 6.5V |
| VDD to COMx. . . . . . . . . . . . . . . . . . . . . . . . . . . . . 10.5 V |
| COMx to Dx . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .8.6V |
| Input Voltages |
| D+, D-. . . . . . . . . . . . . . . . . . . . . . . - 0.3V to 6.5V |
| COM+, COM- . . . . . . . . . . . . . . . . . . . . . - 5V to 6.5V |
| OE, LP . . . . . . . . . . . . . . . . . . . . . . . . -0.3V to 6.5V |
| Continuous Current (COM-/D-, COM+/D+) . . . . . . $\pm 40 \mathrm{~mA}$ |
| Peak Current (COM-/D-, COM+/D+) <br> (Pulsed 1ms, 10\% Duty Cycle, Max) . . . . . . . . . $\pm 100 \mathrm{~mA}$ |
| ESD Rating: |
| Human Body Model (Tested per JESD22-A114-F). . . . >2kV |
| Machine Model (Tested per JESD22-A115-A) . . . . . . >150V |
| Charged Device Model (Tested per JESD22-C101-D) . >2kV |
| atch-up Tested per JEDEC; Class II Level A . . . . at $+85^{\circ} \mathrm{C}$ |

## Thermal Information

| Thermal Resistance (Typical) | $\theta_{\mathrm{JA}}\left({ }^{\circ} \mathrm{C} / \mathrm{W}\right)$ | $\theta_{\mathrm{JC}}\left({ }^{\circ} \mathrm{C} / \mathrm{W}\right)$ |  |
| :--- | :---: | :---: | :---: |
| 8 Ld $\mu$ TQFN Package (Note 6, 8) | $\ldots$ | 210 | 165 |
| 8 Ld TDFN Package (Notes 5, 7). . | 96 | 19 |  |
| Maximum Junction Temperature (Plastic Package). . | $+150^{\circ} \mathrm{C}$ |  |  |
| Maximum Storage Temperature Range. .... | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |  |  |
| Pb-Free Reflow Profile..................see link below |  |  |  |
| http://www.intersil.com/pbree/Pb-FreeReflow.asp |  |  |  |

## Normal Operating Conditions

Temperature Range . . . . . . . . . . . . . . . . . . $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
VDD Supply Voltage Range . . . . . . . . . . . . . . 2.7 V to 5.25V
Logic Control Input Voltage . . . . . . . . . . . . . . . OV to 5.25V
Analog Signal Range
$V_{D D}=2.7 \mathrm{~V}$ to 5.25 V
0 V to 3.6 V

CAUTION: Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions may adversely impact product reliability and result in failures not covered by warranty.

NOTES:
5. $\theta_{\mathrm{JA}}$ is measured in free air with the component mounted on a high effective thermal conductivity test board with "direct attach" features. See Tech Brief TB379.
6. $\theta_{\mathrm{JA}}$ is measured with the component mounted on a high effective thermal conductivity test board in free air. See Tech Brief TB379 for details.
7. For $\theta_{\mathrm{JC}}$, the "case temp" location is the center of the exposed metal pad on the package underside.
8. For $\theta_{\mathrm{J}}$, the "case temp" location is taken at the package top center.

Electrical Specifications - 2.7V to 5.25V Supply Test Conditions: $\mathrm{V}_{\mathrm{DD}}=+3.3 \mathrm{~V}, \mathrm{GND}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{LP}}=\mathrm{GND}$, $\mathrm{V}_{\mathrm{OEH}}=1.4 \mathrm{~V}, \mathrm{~V}_{\mathrm{OEL}}=0.5 \mathrm{~V}$, (Note 9$)$, Unless Otherwise Specified. Boldface limits apply over the operating temperature range, $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$.

| PARAMETER | TEST CONDITIONS | TEMP <br> $\left({ }^{\circ} \mathrm{C}\right)$ | MIN <br> $($ Notes 10, 11) $)$ | TYP | MAX <br> (Notes 10, 11) | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |

## ANALOG SWITCH CHARACTERISTICS

| ON-Resistance, ron (High-Speed) | $\mathrm{V}_{\mathrm{DD}}=2.7 \mathrm{~V}, \mathrm{OE}=1.4 \mathrm{~V}, \mathrm{I}_{\mathrm{Dx}}=17 \mathrm{~mA}$, <br> $\mathrm{V}_{\text {Com }+}$ or $\mathrm{V}_{\text {COM- }}=0 \mathrm{~V}$ to 400 mV <br> (see Figure 2, Note 14) | 25 | - | 3.5 | 5 | $\Omega$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Full | - | - | 7 | $\Omega$ |
| ron Matching Between Channels, $\Delta$ ron (High-Speed) | $\begin{aligned} & \mathrm{V}_{\mathrm{DD}}=2.7 \mathrm{~V}, \mathrm{OE}=1.4 \mathrm{~V}, \mathrm{I}_{\mathrm{Dx}}=17 \mathrm{~mA}, \\ & \mathrm{~V}_{\text {Com }}+\text { or } \mathrm{V}_{\mathrm{COM}}=\text { Voltage at max roN } \\ & \text { (Notes 13, 14) } \end{aligned}$ | 25 | - | 0.2 | 0.45 | $\Omega$ |
|  |  | Full | - | - | 0.55 | $\Omega$ |
| ron Flatness, R $\mathrm{R}_{\text {FAT(ON }}$ <br> (High-Speed) | $\begin{aligned} & \mathrm{V}_{\mathrm{DD}}=2.7 \mathrm{~V}, \mathrm{OE}=1.4 \mathrm{~V}, \mathrm{I}_{\mathrm{Dx}}=17 \mathrm{~mA}, \\ & \mathrm{~V}_{\text {Com }} \text { or } \mathrm{V}_{\mathrm{COM}}=0 \mathrm{~V} \text { to } 400 \mathrm{mV} \\ & \text { (Notes 12, 14) } \end{aligned}$ | 25 | - | 0.26 | 1 | $\Omega$ |
|  |  | Full | - | - | 1.2 | $\Omega$ |
| ON-Resistance, ron | $\mathrm{V}_{\mathrm{DD}}=3.3 \mathrm{~V}, \mathrm{OE}=1.4 \mathrm{~V}, \mathrm{I}_{\mathrm{COMx}}=17 \mathrm{~mA}$, $\mathrm{V}_{\text {Com }}$ or $\mathrm{V}_{\text {COM }}=3.3 \mathrm{~V}$ (see Figure 2, Note 14) | +25 | - | 6.8 | 17 | $\Omega$ |
|  |  | Full | - | - | 22 | $\Omega$ |
| OFF Leakage Current, $\mathrm{I}_{\mathrm{Dx}(\mathrm{OFF})}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{DD}}=5.25 \mathrm{~V}, O E=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{Dx}}=0.3 \mathrm{~V}, 3.3 \mathrm{~V}, \\ & \mathrm{~V}_{\mathrm{COMX}}=3.3 \mathrm{~V}, 0.3 \mathrm{~V} \end{aligned}$ | 25 | -20 | 1 | 20 | nA |
|  |  | Full | - | 30 | - | nA |
| ON Leakage Current, $\mathrm{I}_{\mathrm{Dx}(\mathrm{ON})}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{DD}}=5.25 \mathrm{~V}, O E=5.25 \mathrm{~V}, \mathrm{~V}_{\mathrm{DX}}=0.3 \mathrm{~V}, \\ & 3.3 \mathrm{~V}, \mathrm{~V}_{\mathrm{COMX}}=0.3 \mathrm{~V}, 3.3 \mathrm{~V} \end{aligned}$ | 25 | -9 | - | 9 | $\mu \mathrm{A}$ |
|  |  | Full | -12 | - | 12 | $\mu \mathrm{A}$ |
| Power OFF Leakage Current, $\mathrm{I}_{\mathrm{COM}+}, \mathrm{I}_{\mathrm{COM}}$ | $\begin{aligned} & V_{D D}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{COM}+}=5.25 \mathrm{~V}, \mathrm{~V}_{\mathrm{COM}}=5.25 \mathrm{~V}, \\ & \mathrm{OE}=0 \mathrm{~V} \end{aligned}$ | 25 | - | - | 11 | $\mu \mathrm{A}$ |
| Power OFF Logic Current, IOE | $V_{D D}=0 \mathrm{~V}, \mathrm{OE}=5.25 \mathrm{~V}$ | 25 | - | - | 22 | $\mu \mathrm{A}$ |
| Power OFF D+/D- Current, $\mathrm{I}_{\mathrm{D}+}, \mathrm{I}_{\mathrm{D}-}$ | $V_{D D}=0 V, O E=V_{D D}, V_{D+}=V_{D-}=5.25 \mathrm{~V}$ | 25 | - | - | 1 | $\mu \mathrm{A}$ |

Electrical Specifications - 2.7V to 5.25V Supply Test Conditions: $\mathrm{V}_{\mathrm{DD}}=+3.3 \mathrm{~V}, \mathrm{GND}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{LP}}=\mathrm{GND}$, $\mathrm{V}_{\mathrm{OEH}}=1.4 \mathrm{~V}, \mathrm{~V}_{\mathrm{OEL}}=0.5 \mathrm{~V}$, (Note 9), Unless Otherwise Specified. Boldface limits apply over the operating temperature range, $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$. (Continued)

| PARAMETER | TEST CONDITIONS | $\begin{aligned} & \text { TEMP } \\ & \left({ }^{\circ} \mathrm{C}\right) \end{aligned}$ | $\begin{gathered} \text { MIN } \\ \text { (Notes 10, 11) } \end{gathered}$ | TYP | $\begin{gathered} \text { MAX } \\ \text { (Notes 10, 11) } \end{gathered}$ | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| OVERVOLTAGE PROTECTION DETECTION |  |  |  |  |  |  |
| Positive Fault-Protection Trip Threshold, VPFP | $\mathrm{V}_{\mathrm{DD}}=2.7 \mathrm{~V}$ to $5.25 \mathrm{~V}, \mathrm{OE}=\mathrm{V}_{\mathrm{DD}}$ (see Table 1 on page 3) | 25 | 3.62 | 3.8 | 3.95 | V |
| Negative Fault-Protection Trip Threshold, V VFP | $\mathrm{V}_{\mathrm{DD}}=2.7 \mathrm{~V} \text { to } 5.25 \mathrm{~V}, \mathrm{OE}=\mathrm{V}_{\mathrm{DD}}$ <br> (see Table 1 on page 3) | 25 | -0.6 | -0.45 | -0.29 | V |
| OFF Persistence Time Fault Protection Response Time | Negative OVP Response: $V_{D D}=2.7 \mathrm{~V}$, $S E L=O V$ or $V_{D D}, O E=V_{D D}, V_{D x}=0 V$ to $-5 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=15 \mathrm{k} \Omega$ | 25 | - | 102 | - | ns |
|  | Positive OVP Response: $\mathrm{V}_{\mathrm{DD}}=2.7 \mathrm{~V}$, $\mathrm{SEL}=0 \mathrm{~V}$ or $\mathrm{V}_{\mathrm{DD}}, \mathrm{OE}=\mathrm{V}_{\mathrm{DD}}, \mathrm{V}_{\mathrm{Dx}}=0 \mathrm{~V}$ to $5.25 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=15 \mathrm{k} \Omega$ | 25 | - | 2 | - | $\mu \mathrm{s}$ |
| ON Persistence Time Fault Protection Recovery Time | $\begin{aligned} & \mathrm{V}_{\mathrm{DD}}=2.7 \mathrm{~V}, \mathrm{OE}=\mathrm{V}_{\mathrm{DD}}, \mathrm{~V}_{\mathrm{Dx}}=0 \mathrm{~V} \text { to } 5.25 \mathrm{~V} \\ & \text { or } 0 \mathrm{~V} \text { to }-5 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=15 \mathrm{k} \Omega \end{aligned}$ | 25 | - | 45 | - | $\mu \mathrm{s}$ |
| DYNAMIC CHARACTERISTICS |  |  |  |  |  |  |
| Turn-ON Time, ton | $\mathrm{V}_{\mathrm{DD}}=3.3 \mathrm{~V}, \text { Vinput }=3 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=50 \Omega,$ $\left.C_{L}=50 \mathrm{pF} \text { (see Figure } 1\right)$ | 25 | - | 160 | - | ns |
| Turn-OFF Time, toff | $\begin{aligned} & \mathrm{V}_{\mathrm{DD}}=3.3 \mathrm{~V}, \text { Vinput }=3 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=50 \Omega, \\ & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}(\text { see Figure } 1) \end{aligned}$ | 25 | - | 60 | - | ns |
| Skew, (tskewout - tskewin) | $\begin{aligned} & V_{D D}=3.3 \mathrm{~V}, O E=3.3 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=45 \Omega \\ & \mathrm{C}_{\mathrm{L}}=10 \mathrm{pF}, \mathrm{t}_{\mathrm{R}}=\mathrm{t}_{\mathrm{F}}=500 \mathrm{ps} \text { at } 480 \mathrm{Mbps}, \\ & (\text { Duty Cycle }=50 \%)(\text { see Figure } 5) \end{aligned}$ | 25 | - | 50 | - | ps |
| Rise/Fall Degradation (Propagation Delay), tpD | $\begin{aligned} & \mathrm{V}_{\mathrm{DD}}=3.3 \mathrm{~V}, \mathrm{OE}=3.3 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=45 \Omega \\ & C_{\mathrm{L}}=10 \mathrm{pF},(\text { see Figure } 5) \end{aligned}$ | 25 | - | 250 | - | ps |
| Crosstalk | $\begin{aligned} & \mathrm{V}_{\mathrm{DD}}=3.3 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=50 \Omega, \mathrm{f}=240 \mathrm{MHz} \\ & \text { (see Figure 4) } \end{aligned}$ | 25 | - | -39 | - | dB |
| OFF-Isolation | $\mathrm{V}_{\mathrm{DD}}=3.3 \mathrm{~V}, \mathrm{OE}=0 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=50 \Omega, \mathrm{f}=240 \mathrm{MHz}$ | 25 | - | -23 | - | dB |
| -3dB Bandwidth | Signal $=0 \mathrm{dBm}, 0.2 \mathrm{VDC}$ offset, $\mathrm{R}_{\mathrm{L}}=50 \Omega$ | 25 | - | 790 | - | MHz |
| OFF Capacitance, COFF | $\mathrm{f}=1 \mathrm{MHz}, \mathrm{~V}_{\mathrm{DD}}=3.3 \mathrm{~V}, \mathrm{LP}=0 \mathrm{~V}, \mathrm{OE}=0 \mathrm{~V}$ (Figure 3) | 25 | - | 2.5 | - | pF |
| COM ON Capacitance, $\mathrm{C}_{(\mathrm{ON})}$ | $f=1 \mathrm{MHz}, V_{D D}=3.3 \mathrm{~V}, \mathrm{LP}=0 \mathrm{~V}, \mathrm{OE}=3.3 \mathrm{~V}$ (Figure 3) | 25 | - | 4 | - | pF |
| COM ON Capacitance, $\mathrm{C}_{(0 \mathrm{O})}$ | $\mathrm{f}=240 \mathrm{MHz}, \mathrm{V}_{\mathrm{DD}}=3.3 \mathrm{~V}, \mathrm{LP}=0 \mathrm{~V}, \mathrm{OE}=3.3 \mathrm{~V}$ | 25 | - | 2 | - | pF |
| POWER SUPPLY CHARACTERISTICS |  |  |  |  |  |  |
| Power Supply Range, V ${ }_{\text {DD }}$ |  | Full | 2.7 |  | 5.25 | V |
| Positive Supply Current, IDD | $\mathrm{V}_{\mathrm{DD}}=5.25 \mathrm{~V}, \mathrm{OE}=5.25 \mathrm{~V}, \mathrm{LP}=\mathrm{GND}$ | 25 | - | 45 | 56 | $\mu \mathrm{A}$ |
|  |  | Full | - | - | 59 | $\mu \mathrm{A}$ |
| Positive Supply Current, IDD | $\mathrm{V}_{\mathrm{DD}}=3.6 \mathrm{~V}, \mathrm{OE}=3.6 \mathrm{~V}, \mathrm{LP}=\mathrm{GND}$ | 25 | - | 23 | 30 | $\mu \mathrm{A}$ |
|  |  | Full | - | - | 34 | $\mu \mathrm{A}$ |
| Positive Supply Current, IDD (Low Power State) | $V_{D D}=3.6 \mathrm{~V}, \mathrm{OE}=0 \mathrm{~V}, \mathrm{LP}=\mathrm{V}_{\mathrm{DD}}$ | 25 | - | 5 | 6 | $\mu \mathrm{A}$ |
|  |  | Full | - | - | 10 | $\mu \mathrm{A}$ |
| Positive Supply Current, IDD | $\mathrm{V}_{\mathrm{DD}}=4.3 \mathrm{~V}, \mathrm{OE}=2.6 \mathrm{~V}, \mathrm{LP}=\mathrm{GND}$ | 25 | - | 35 | 45 | $\mu \mathrm{A}$ |
|  |  | Full | - | - | 50 | $\mu \mathrm{A}$ |

Electrical Specifications - 2.7V to 5.25V Supply Test Conditions: $\mathrm{V}_{\mathrm{DD}}=+3.3 \mathrm{~V}, \mathrm{GND}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{LP}}=\mathrm{GND}$, $\mathrm{V}_{\text {OEH }}=1.4 \mathrm{~V}, \mathrm{~V}_{\text {OEL }}=0.5 \mathrm{~V}$, (Note 9), Unless Otherwise Specified. Boldface limits apply over the operating temperature range, $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$. (Continued)

| PARAMETER | TEST CONDITIONS | TEMP $\left({ }^{\circ} \mathrm{C}\right)$ | $\begin{gathered} \text { MIN } \\ (\text { Notes 10, 11) } \end{gathered}$ | TYP | MAX (Notes 10, 11) | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Positive Supply Current, $\mathrm{I}_{\text {DD }}$ | $\mathrm{V}_{\mathrm{DD}}=3.6 \mathrm{~V}, \mathrm{OE}=1.4 \mathrm{~V}, \mathrm{LP}=\mathrm{GND}$ | 25 | - | 25 | 32 | $\mu \mathrm{A}$ |
|  |  | Full | - | - | 38 | $\mu \mathrm{A}$ |
| DIGITAL INPUT CHARACTERISTICS |  |  |  |  |  |  |
| Input Voltage Low, $\mathrm{V}_{\text {OEL }}, \mathrm{V}_{\text {LPL }}$ | $\mathrm{V}_{\mathrm{DD}}=2.7 \mathrm{~V}$ to 3.6 V | Full | - | - | 0.5 | V |
| Input Voltage High, $\mathrm{V}_{\text {OEH }}, \mathrm{V}_{\text {LPH }}$ | $\mathrm{V}_{\mathrm{DD}}=2.7 \mathrm{~V}$ to 3.6 V | Full | 1.4 | - | - | V |
| Input Voltage Low, $\mathrm{V}_{\text {OEL }}, \mathrm{V}_{\text {LPL }}$ | $\mathrm{V}_{\mathrm{DD}}=3.7 \mathrm{~V}$ to 4.2 V | Full | - | - | 0.7 | V |
| Input Voltage High, $\mathrm{V}_{\text {OEH }}, \mathrm{V}_{\text {LPH }}$ | $\mathrm{V}_{\mathrm{DD}}=3.7 \mathrm{~V}$ to 4.2 | Full | 1.7 | - | - | V |
| Input Voltage Low, $\mathrm{V}_{\text {OEL }}, \mathrm{V}_{\text {LPL }}$ | $\mathrm{V}_{\mathrm{DD}}=4.3 \mathrm{~V}$ to 5.25 V | Full | - | - | 0.8 | V |
| Input Voltage High, $\mathrm{V}_{\text {OEH }}, \mathrm{V}_{\mathrm{LPH}}$ | $\mathrm{V}_{\mathrm{DD}}=4.3 \mathrm{~V}$ to 5.25 V | Full | 2.0 | - | - | V |
| Input Current, $\mathrm{I}_{\text {OEL }}$, $\mathrm{I}_{\text {LPL }}$ | $\mathrm{V}_{\mathrm{DD}}=5.25 \mathrm{~V}, \mathrm{OE}=0 \mathrm{~V}, \mathrm{LP}=0 \mathrm{~V}$ | Full | - | -8.2 | - | nA |
| Input Current, $\mathrm{IOEH}^{\text {, }}$ ILPH | $\mathrm{V}_{\mathrm{DD}}=5.25 \mathrm{~V}, \mathrm{OE}=5.25 \mathrm{~V}, \mathrm{LP}=5.25 \mathrm{~V},$ $4 \mathrm{M} \Omega \text { Pull-down }$ | Full | - | 1.4 | - | $\mu \mathrm{A}$ |

## NOTES:

9. $\mathrm{V}_{\text {LOGIC }}=$ Input voltage to perform proper function.
10. The algebraic convention, whereby the most negative value is a minimum and the most positive a maximum, is used in this data sheet.
11. Parameters with MIN and/or MAX limits are $100 \%$ tested at $+25^{\circ} \mathrm{C}$, unless otherwise specified. Temperature limits established by characterization and are not production tested.
12. Flatness is defined as the difference between maximum and minimum value of ON-resistance over the specified analog signal range.
13. ron matching between channels is calculated by subtracting the channel with the highest max ron value from the channel with lowest max ron value.
14. Limits established by characterization and are not production tested.

## Test Circuits and Waveforms



Logic input waveform is inverted for switches that have the opposite logic sense.


Repeat test for all switches. $C_{L}$ includes fixture and stray capacitance.

$$
v_{\text {OUT }}=v_{\text {(INPUT) }} \frac{R_{L}}{R_{L}+r_{\text {ON }}}
$$

FIGURE 1B. TEST CIRCUIT

FIGURE 1A. MEASUREMENT POINTS
FIGURE 1. SWITCHING TIMES

Test Circuits and Waveforms (Continued)


Repeat test for all switches.
FIGURE 2. ron TEST CIRCUIT


Repeat test for all switches.

FIGURE 3. CAPACITANCE TEST CIRCUIT


Signal direction through switch is reversed, worst case values are recorded. Repeat test for all switches.

FIGURE 4. CROSSTALK TEST CIRCUIT

## Test Circuits and Waveforms (Continued)



FIGURE 5A. MEASUREMENT POINTS

|tro - tri| Delay Due to Switch for Rising Input and Rising Output Signals.
|tfo - tfi| Delay Due to Switch for Falling Input and Falling Output Signals.
|tskew_0| Change in Skew through the Switch for Output Signals.
|tskew_i| Change in Skew through the Switch for Input Signals.

FIGURE 5B. TEST CIRCUIT
FIGURE 5. SKEW TEST

## Application Block Diagram



## Detailed Description

The ISL54228 device is a dual single pole/single throw (SPST) analog switch configured as a DPST that operates from a single DC power supply in the range of 2.7 V to 5.25 V .

It was designed for switching a USB high-speed source or full-speed source in portable battery powered products. It is offered in small $\mu$ TQFN and TDFN packages for use in MP3 players, cameras, PDAs, cellphones, and other personal media players.

The part consists of two $3.5 \Omega$ high speed SPST switches. These switches have high bandwidth and low capacitance to pass USB high-speed (480Mbps) differential data signals with minimal edge and phase distortion. They can also swing from 0 V to 3.6 V to pass USB full speed (12Mbps) differential data signals with minimal distortion.
The device has a single logic control pin (OE) to open and close the two SPST switches. The part has an LP control pin to put the part in a low power state.
The part contains special overvoltage protection (OVP) circuitry on the COM+ and COM- pins. This circuitry acts to open the SPST switches when the part senses a voltage on the COM pins that is $>3.8 \mathrm{~V}$ (typ) or $<-0.45 \mathrm{~V}$ (typ). It isolates voltages up to 5.25 V and down to -5 V from getting through to the other side of the switches ( $D-, D+$ ) to protect the USB down-stream transceiver connected at the $D+$ and $D$ - pins.
The ISL54228 was designed for MP3 players, cameras, cellphones, and other personal media player
applications that need to switch a high-speed or fullspeed transceiver source. A typical application block diagram of this functionality is previously shown.

A detailed description of the SPST switches is provided in the following section.

## High-Speed (Dx) SPST Switches

The Dx switches are bi-directional switches that can pass USB high-speed and USB full-speed signals when VDD is in the range of 2.7 V to 5.25 V .

When powered with a 2.7 V supply, these switches have a nominal ron of $3.5 \Omega$ over the signal range of 0 V to 400 mV with a ron flatness of $0.26 \Omega$. The ron matching between the switches over this signal range is only $0.2 \Omega$, ensuring minimal impact by the switches to USB high speed signal transitions. As the signal level increases, the ron switch resistance increases. At a signal level of 3.3 V , the switch resistance is nominally $9.8 \Omega$. See Figures 8, 9, 10, 11, 12, 13 in the "Typical Performance Curves" beginning on page 12.
The Dx switches were specifically designed to pass USB 2.0 high-speed (480Mbps) differential signals in the range of 0 V to 400 mV . They have low capacitance and high bandwidth to pass the USB high-speed signals with minimum edge and phase distortion to meet USB 2.0 high speed signal quality specifications. See Figure 14 in the "Typical Performance Curves" on page 13 for USB High-speed Eye Pattern taken with switch in the signal path.
The Dx switches can also pass USB full-speed signals (12Mbps) in the range of 0 V to 3.6 V with minimal
distortion and meet all the USB requirements for USB 2.0 full-speed signaling. See Figure 15 in the "Typical Performance Curves" on page 14 for USB Full-speed Eye Pattern taken with switch in the signal path.
The switches are active (turned ON) whenever the OE voltage is logic " 1 " (High) and the LP voltage is logic " X " (Don't Care) and OFF when the OE voltage is logic " 0 " (Low) and the LP voltage is logic " X " (Don't Care). When the OE voltage is logic " 0 " (Low) and the LP voltage is logic " 1 " (High) the part goes into low power mode.

## OVERVOLTAGE PROTECTION (OVP)

The maximum normal operating signal range for the Dx switches is from 0 V to 3.6 V . For normal operation, the signal voltage should not be allowed to exceed these voltage levels or go below ground by more than -0.3 V .

However, in the event that a positive voltage $>3.8 \mathrm{~V}$ (typ) to 5.25 V , such as the USB $5 \mathrm{~V} \mathrm{~V}_{\text {BUS }}$ voltage, gets shorted to one or both of the COM+ and COM- pins or a negative voltage $<-0.45 \mathrm{~V}$ (typ) to -5 V gets shorted to one or both of the COM pins, the ISL54228 has OVP circuitry to detect the overvoltage condition and open the SPST switches to prevent damage to the USB down-stream transceiver connected at the signal pins ( $\mathrm{D}-, \mathrm{D}+$ ).
The OVP and power-off protection circuitry allows the COM pins (COM-, COM + ) to be driven up to 5.25 V while the $V_{D D}$ supply voltage is in the range of 0 V to 5.25 V . In this condition, the part draws $<100 \mu \mathrm{~A}$ of $I_{C O M X}$ and IDD current and causes no stress to the IC. In addition, the SPST switches are OFF and the fault voltage is isolated from the other side of the switch.

## External $\mathbf{V}_{\text {DD }}$ Series Resistor to Limit IDD Current During Negative OVP Condition

A $100 \Omega$ to $1 \mathrm{k} \Omega$ resistor in series with the VDD pin (see Figure 6) is required to limit the $\mathrm{I}_{\mathrm{DD}}$ current draw from the system power supply rail during a negative OVP fault event.
With a negative -5 V fault voltage at both COM pins, the graph in Figure 7 shows the IDD current draw for different external resistor values for supply voltages of $5.25 \mathrm{~V}, 3.6 \mathrm{~V}$, and 2.7 V . Note: With a $500 \Omega$ resistor, the current draw is limited to around 5 mA . When the negative fault voltage is removed, the I ${ }_{D D}$ current will return to it's normal operation current of $25 \mu \mathrm{~A}$ to $45 \mu \mathrm{~A}$.
The series resistor also provides improved ESD and latch-up immunity. During an overvoltage transient event (such as occurs during system level IEC 61000 ESD testing), substrate currents can be generated in the IC that can trigger parasitic SCR structures to turn ON, creating a low impedance path from the VDD power supply to ground. This will result in a significant amount of current flow in the IC, which can potentially create a latch-up state or permanently damage the IC. The external VDD resistor limits the current during this over-stress
situation and has been found to prevent latch-up or destructive damage for many overvoltage transient events.
Under normal operation, the low microamp IDD current of the IC produces an insignificant voltage drop across the series resistor resulting in no impact to switch operation or performance.


FIGURE 6. VDD SERIES RESISTOR TO LIMIT IDD CURRENT DURING NEGATIVE OVP AND FOR ENHANCED ESD AND LATCH-UP IMMUNITY


FIGURE 7. NEGATIVE OVP IDD CURRENT vs RESISTOR VALUE vs VSUPPLY

## ISL54228 Operation

The following will discuss using the ISL54228 shown in the "Application Block Diagram" on page 9.

## POWER

The power supply connected at the VDD pin provides the DC bias voltage required by the ISL54228 part for proper operation. The ISL54228 can be operated with a $\mathrm{V}_{\mathrm{DD}}$ voltage in the range of 2.7 V to 5.25 V .
For lowest power consumption you should use the lowest $\mathrm{V}_{\mathrm{DD}}$ supply.
A $0.01 \mu \mathrm{~F}$ or $0.1 \mu \mathrm{~F}$ decoupling capacitor should be connected from the VDD pin to ground to filter out any power supply noise from entering the part. The capacitor should be located as close to the VDD pin as possible.

In a typical application, $V_{D D}$ will be in the range of 2.8 V to 4.3 V and will be connected to the battery or LDO of the portable media device.

## LOGIC CONTROL

The state of the ISL54228 device is determined by the voltage at the OE pin, LP pin, and the signal voltage at the COM pins. Refer to "Truth Table" on page 2.

The OE and LP pins are internally pulled low through a $4 \mathrm{M} \Omega$ resistor to ground and can be tri-stated or left floating.
The ISL54228 is designed to minimize IDD current consumption when the logic control voltage is lower than the $\mathrm{V}_{\mathrm{DD}}$ supply voltage. With $\mathrm{V}_{\mathrm{DD}}=3.6 \mathrm{~V}$ and the OE logic pin is at 1.4 V , the part typically draws only $25 \mu \mathrm{~A}$. With $\mathrm{V}_{\mathrm{DD}}=4.3 \mathrm{~V}$ and the OE logic pin is at 2.6 V , the part typically draws only $35 \mu \mathrm{~A}$. Driving the logic pin to the $V_{D D}$ supply rail minimizes power consumption.
The OE and LP pin can be driven with a voltage higher than the $\mathrm{V}_{\mathrm{DD}}$ supply voltage. It can be driven up to 5.25 V with a $\mathrm{V}_{\mathrm{DD}}$ supply in the range of 2.7 V to 5.25 V .

TABLE 2. LOGIC CONTROL VOLTAGE LEVELS

| VDD SUPPLY RANGE | LOGIC = "0" (LOW) |  | $\begin{gathered} \text { LOGIC = "1" } \\ (\text { HIGH }) \end{gathered}$ |  |
| :---: | :---: | :---: | :---: | :---: |
|  | OE | LP | OE | LP |
| 2.7V to 3.6V | $\begin{aligned} & \leq 0.5 \mathrm{~V} \\ & \text { or } \\ & \text { floating } \end{aligned}$ | $\begin{gathered} \leq 0.5 \mathrm{~V} \\ \text { or } \\ \text { floating } \end{gathered}$ | $\geq 1.4 \mathrm{~V}$ | $\geq 1.4 \mathrm{~V}$ |
| 3.7 V to 4.2V | $\begin{aligned} & \leq 0.7 \mathrm{~V} \\ & \text { or } \\ & \text { floating } \end{aligned}$ | $\begin{gathered} \leq 0.7 \mathrm{~V} \\ \text { or } \\ \text { floating } \end{gathered}$ | $\geq 1.7 \mathrm{~V}$ | $\geq 1.7 \mathrm{~V}$ |
| 4.3 V to 5.25 V | $\begin{aligned} & \leq 0.8 \mathrm{~V} \\ & \text { or } \\ & \text { floating } \end{aligned}$ | $\begin{gathered} \leq 0.8 \mathrm{~V} \\ \text { or } \\ \text { floating } \end{gathered}$ | $\geq 2.0 \mathrm{~V}$ | $\geq 2.0 \mathrm{~V}$ |

## Low Power Mode

If the OE pin = Logic " 0 ", and the LP pin = Logic " 1 " the switches will turn OFF (high impedance) and the part will be put in a low power mode. In this mode, the part draws only $10 \mu \mathrm{~A}$ (max) of current across the operating temperature range.

## Normal Operation Mode

With a signal level in the range of 0 V to 3.6 V and with the LP pin = Logic " 0 " the switches will be ON when the OE pin = Logic " 1 " and will be OFF (high impedance) when the OE pin = Logic " 0 ".

## USB 2.0 VBUS Short Requirements

The USB specification in section 7.1 .1 states a USB device must be able to withstand a $\mathrm{V}_{\mathrm{BUS}}$ short ( 4.4 V to 5.25 V ) or a -1 V short to the $\mathrm{D}+$ or D - signal lines when the device is either powered off or powered on for at least 24 hours.
The ISL54228 part has special power-off protection and OVP detection circuitry to meet these short circuit requirements. This circuitry allows the ISL54228 to provide protection to the USB down-stream transceiver connected at its signal pins ( $\mathrm{D}-\mathrm{D}, \mathrm{D}+$ ) to meet the USB specification short circuit requirements.
The power-off protection and OVP circuitry allows the COM pins (COM-, COM+) to be driven up to 5.25 V or down to -5 V while the $\mathrm{V}_{\mathrm{DD}}$ supply voltage is in the range of 0 V to 5.25 V . In these overvoltage conditions, the part draws $<55 \mu \mathrm{~A}$ of current into the COM pins and causes no stress/damage to the IC. In addition, all switches are OFF and the shorted $V_{B U S}$ voltage will be isolated from getting through to the other side of the switch channels, thereby protecting the USB transceiver.

Typical Performance Curves $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$, Unless otherwise Specified


FIGURE 8. ON-RESISTANCE vs SUPPLY VOLTAGE vs SWITCH VOLTAGE


FIGURE 10. ON-RESISTANCE vs SWITCH VOLTAGE


FIGURE 12. ON-RESISTANCE vs SWITCH VOLTAGE


FIGURE 9. ON-RESISTANCE vs SUPPLY VOLTAGE vs SWITCH VOLTAGE


FIGURE 11. ON-RESISTANCE vs SWITCH VOLTAGE


FIGURE 13. ON-RESISTANCE vs SWITCH VOLTAGE

Typical Performance Curves $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$, Unless Otherwise Specified (Continued)


FIGURE 14. EYE PATTERN: 480Mbps WITH USB SWITCHES IN THE SIGNAL PATH

Typical Performance Curves $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$, Unless Otherwise Specified (Continued)


FIGURE 15. EYE PATTERN: 12Mbps WITH USB SWITCHES IN THE SIGNAL PATH


FIGURE 16. FREQUENCY RESPONSE


FIGURE 17. OFF-ISOLATION

## Typical Performance Curves $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$, Unless Otherwise Specified (Continued)



## Die Characteristics

## SUBSTRATE AND TDFN THERMAL PAD POTENTIAL (POWERED UP): <br> GND

## TRANSISTOR COUNT:

1297

## PROCESS:

Submicron CMOS

## Revision History

The revision history provided is for informational purposes only and is believed to be accurate, but not warranted. Please go to web to make sure you have the latest Rev.

| DATE | REVISION |  |
| :---: | :---: | :--- |
| $7 / 29 / 10$ | FN7628.0 | Initial Release. |

## Products

Intersil Corporation is a leader in the design and manufacture of high-performance analog semiconductors. The Company's products address some of the industry's fastest growing markets, such as, flat panel displays, cell phones, handheld products, and notebooks. Intersil's product families address power management and analog signal processing functions. Go to www.intersil.com/products for a complete list of Intersil product families.
*For a complete listing of Applications, Related Documentation and Related Parts, please see the respective device information page on intersil.com: ISL54228
To report errors or suggestions for this datasheet, please go to www.intersil.com/askourstaff
FITs are available from our website at http://rel.intersil.com/reports/search.php

For additional products, see www.intersil.com/product tree
Intersil products are manufactured, assembled and tested utilizing ISO9000 quality systems as noted in the quality certifications found at www.intersil.com/design/quality

[^0]For information regarding Intersil Corporation and its products, see www.intersil.com

## Package Outline Drawing

## L8.2x2C

8 LEAD THIN DUAL FLAT NO-LEAD PLASTIC PACKAGE (TDFN) WITH E-PAD
Rev 0, 07/08


TYPICAL RECOMMENDED LAND PATTERN

## Package Outline Drawing

## L8.1.4×1.2

## 8 LEAD QUAD FLAT NO-LEAD PLASTIC PACKAGE

 Rev 0, 4/09

TYPICAL RECOMMENDED LAND PATTERN

$\underline{\underline{\text { BOTTOM VIEW }}}$


DETAIL "X"
NOTES:

1. Dimensions are in millimeters.

Dimensions in ( ) for Reference Only.
2. Dimensioning and tolerancing conform to AMSE Y14.5m-1994.
3. Unless otherwise specified, tolerance : Decimal $\pm 0.05$
4. Dimension $b$ applies to the metallized terminal and is measured between 0.15 mm and 0.30 mm from the terminal tip.
5. Tiebar shown (if present) is a non-functional feature.
6. The configuration of the pin \#1 identifier is optional, but must be located within the zone indicated. The pin \#1 indentifier may be either a mold or mark feature.


[^0]:    Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.

